No video

Fanout & Embedded Packaging: Recent Advances and Future Trends

  Рет қаралды 2,590

Georgia Tech Research

Georgia Tech Research

Күн бұрын

With the slowing down of Moore's law scaling, HPC systems today pursue heterogeneous integration of processor cores and memory chips on the same package. Hence, the bandwidth and power efficiency of chip-to-chip communication becomes the limiting factor in scaling system performance. Ravichandran’s research is on designing and demonstrating a novel 3D packaging architecture using glass-based panel embedding to achieve superior bandwidth and power efficiency than the current state-of-the-art silicon interposer packages in a low-cost and thermo-mechanically reliable fashion.
Lecturer: Siddharth Ravichandran, Ph.D. Candidate Georgia Tech ECE (Advisor: Rao Tummala - Endowed Chair & Professor Emeritus | GT ECE & MSE)

Пікірлер
3D Systems Packaging Research Center Short Course on System Level Packaging
1:24:55
OMG what happened??😳 filaretiki family✨ #social
01:00
Filaretiki
Рет қаралды 13 МЛН
لااا! هذه البرتقالة مزعجة جدًا #قصير
00:15
One More Arabic
Рет қаралды 52 МЛН
ISSEI & yellow girl 💛
00:33
ISSEI / いっせい
Рет қаралды 24 МЛН
Вы чего бл….🤣🤣🙏🏽🙏🏽🙏🏽
00:18
A Brief History of Semiconductor Packaging
18:31
Asianometry
Рет қаралды 177 М.
Advanced Packaging 1-3 #AMD
26:00
Semiconductor
Рет қаралды 3 М.
Stacking Dies For Performance and Profit
14:45
Asianometry
Рет қаралды 102 М.
Packaging Part 6 - Wafer to Panel Level Packaging
18:44
Navid Asadi
Рет қаралды 32 М.
Optimizing Computational Architecture: Advanced FPGA Implementation for Enhanced Parallel Processing
50:44
School of Computer Science, University of Auckland
Рет қаралды 626
Lecture 11: Flip Chip Technology
26:08
IIT Kharagpur July 2018
Рет қаралды 27 М.
The Battlefields of Fan-Out Packaging - Webcast
47:00
Yole Group
Рет қаралды 5 М.
OMG what happened??😳 filaretiki family✨ #social
01:00
Filaretiki
Рет қаралды 13 МЛН