Definitely appreciate your work putting together these excellent videos.
@shubhamnayak93696 жыл бұрын
This is how to use slides to explain concepts. Amazing sir. My teachers need to learn this skills.
@ramanskitchen93886 жыл бұрын
34:31 hahahaha this made me laugh all the way you are awesome sir..
@TheStrelok73 жыл бұрын
Very informative lecture, thank you so much!
@haithamhiisham31716 жыл бұрын
Greaaaaaat explanation and wonderful way to teach this subject, Keep going !
@TechnocratDIYEducation7 жыл бұрын
All video is nice and easy to understand thanks for these all videos on VHDL I face issue all VHDL video are in random sequence. so I just want you to make the playlist so we can easily assess all video in a sequence manner.
@EDUVANCE7 жыл бұрын
+Technocrat Here is the link for the playlist of VHDL lecture videos kzbin.info/www/bejne/eHXUaWCHeb2gm80
@TechnocratDIYEducation7 жыл бұрын
Eduvance Social Thanks🙂
@josephlingenieur69276 жыл бұрын
Thanks a lot !!! Great explanation. Really!
@sloshyclover8 жыл бұрын
Please upload lecture 5 and all other further lectures this is really helpful.Thank you
@tchanabachir82546 жыл бұрын
thanks a lot for your very clear explanations
@kao96207 жыл бұрын
Very helpful tutorials. Bdw which software do you use to make the slides and the video?
@EDUVANCE7 жыл бұрын
We use Camtasia recorder. The writing software is windows journal.
@prashantagrawal69917 жыл бұрын
your videos are awwsome....can u make a video on flipflop and laatches?
@EDUVANCE7 жыл бұрын
Yes. We are working on it.
@abdo1991998 жыл бұрын
There is no more tutorials ? It was very informative by the way.
@EDUVANCE8 жыл бұрын
+abdelrahman tarief New lectures have been added for VHDL. Do check them out on out channel.
@yashSharma-nr2jg7 жыл бұрын
i could not clearly understand why using elsif for clocked processed would generate a wrong hardware....could you please make a vedeo elaborating that topic and some other related coding styles which shall generate similar errors
@EDUVANCE7 жыл бұрын
While designing sequential circuits, you want your hardware to operate on clock edge for e.g. rising edge. So unless there is a signal which is asynchronous to your clock , say reset, you can declare the clock event in if block and end it with end if. Now in designs where we use if else structure, a priority logic is developed. The statements in if else structure are in decreasing order of priority starting from if to the last else statement. if (...){ will be checked first } else if (...){ will be checked only if 'if' statement is false } . . else{ will be checked only if 'if' and all 'else if' statements are false } Also asynchronous signals need to be given a higher priority than other signals in system which are synchronous since they can occur at any instant in the system. They are independently executed events which do not rely on rising or falling edge of clock. So while designing sequential circuits using if else which involves a asynchronous signal , all the asynchronous signals should be declared in descending order of their priority and in the last else if structure, your clock event should be declared. Now if you write a else or a else if block after your clock event,you will be assigning the signals or processes declared in that block a lesser priority than clock event which is a wrong design.
@surajgaonkar48548 жыл бұрын
concepts are clearer... Can u please load the other lecture 5 and so on.... thank u
@EDUVANCE8 жыл бұрын
Thank you. We are uploading more videos soon.
@EDUVANCE8 жыл бұрын
+SURAJ GAONKAR New lectures from lecture 5 onwards have been added for VHDL. Do check them out on out channel.
@Azninjazn8 жыл бұрын
im trying to code a non restoring division and i have 2 if else statements in one process but they run concurrently when it should be sequential, how do i fix that? i tried nested loop but apparently it gives same result
@vijayanethala49735 жыл бұрын
Thank u sir
@debajitdas7 жыл бұрын
Will the process code always be triggered when there is a change in the variables present in the sensitive list?????
@EDUVANCE7 жыл бұрын
Yes If its combinational circuits you are designing, it will depend on the input, output or control signals you put in the list. If you are designing a sequential circuit, it will depend on the value of clock, reset or any other asynchronous signal in the design.
@shubhamarora5428 жыл бұрын
make more videos man
@EDUVANCE8 жыл бұрын
Thanks. We are uploading more soon
@chahlihicham99406 жыл бұрын
very clear
@gurpeetsingh91528 жыл бұрын
aage k lectures kaha h
@EDUVANCE8 жыл бұрын
+gurpeet singh New lectures have been added for VHDL. Do check them out on out channel.
@EDUVANCE8 жыл бұрын
+gurpeet singh New lectures have been added for VHDL. Do check them out on out channel.