Lec81 - Demo: Vivado ILA and VIO on hardware

  Рет қаралды 16,504

NPTEL-NOC IITM

NPTEL-NOC IITM

Күн бұрын

Пікірлер: 14
@letstalkscience6494
@letstalkscience6494 Жыл бұрын
Thank you for this amazing tutorial on ILA and VIO...so easy to follow and reproduce. Looking forward to more quality content like this!!
@mbuaesenju8514
@mbuaesenju8514 Жыл бұрын
Thank you I had a cool demo with the Nexys 4 board
@blr543
@blr543 4 жыл бұрын
Good one we need more such videos from iit .......👍
@Dom-bo8wd
@Dom-bo8wd 4 жыл бұрын
Hi! Thanks so much for the video! Very clear and helpful :)
@fmm5322
@fmm5322 Жыл бұрын
Hi. Tell me how to use the ila in non project mode. Means i have grouped some probes on ILA in project mode and i want that these grouping remains interact in non project mode
@jafarabbas3728
@jafarabbas3728 Жыл бұрын
Sir what if our design has around 100 I/O pins ,how can we map them onto the FPGA?
@vishnupriyakota5849
@vishnupriyakota5849 4 жыл бұрын
Sir did you connect the fpga board to PC while running VIO and ILA...can I do this without a board with me??
@nandithaec
@nandithaec 4 жыл бұрын
You can do all steps till generate bitstream without the FPGA. But, you cannot observe any outputs without programming it on the FPGA. So, you need the FPGA to observe the final outputs
@vishnupriyakota5849
@vishnupriyakota5849 4 жыл бұрын
@@nandithaecok thank you for your help
@coobypop5532
@coobypop5532 4 жыл бұрын
@@nandithaec @I am not able to replicate this project as its showing (make sure the clock connected to the debug hub (dbg_hub) core is a free-running clock and is active.) If I directly connect the input clock ,then it runs, also am using zybo board. please let me know.
@coobypop5532
@coobypop5532 4 жыл бұрын
it was showing a clock freerun issue. i was able to fix it..just remove the reset at clock wizard and it works
@shri1527
@shri1527 3 жыл бұрын
how much BRAM/memory is being used specifically by ILA ? how to check that? I observed value of counter to be shown on ILA is from 0th to 1024th ....what if we want to increase the lenght to be observed on ILA
@harissajwani2583
@harissajwani2583 3 жыл бұрын
You can check it from Vivado tool. After synthzing your design with ILA, click on report utilization, and you'll see resources used by each component of your design.
@diwakarm6354
@diwakarm6354 2 жыл бұрын
Please make a video for RGMII interface using IP cores
Lec87 - AXI bus handshaking
21:12
NPTEL-NOC IITM
Рет қаралды 25 М.
ILA in a Zynq: View signals in hardware!
6:01
FPGAs for Beginners
Рет қаралды 9 М.
Try this prank with your friends 😂 @karina-kola
00:18
Andrey Grechka
Рет қаралды 9 МЛН
Lec89 - Demo: Microblaze processor on FPGA
21:04
NPTEL-NOC IITM
Рет қаралды 3,8 М.
Zynq Part 1: Vivado block diagram (no Verilog/VHDL necessary!)
20:00
FPGAs for Beginners
Рет қаралды 32 М.
AI Is Making You An Illiterate Programmer
27:22
ThePrimeTime
Рет қаралды 89 М.
VIO for Functional Verification in Xilinx Vivado.
17:04
Dr.HariPrasad Naik Bhattu
Рет қаралды 4,6 М.
M2 - 9 - Integrated Logic Analyzer
10:55
Anas Salah Eddin
Рет қаралды 3,7 М.
65 - Generating Different Clocks Using Vivado's Clocking Wizard
11:27
Anas Salah Eddin
Рет қаралды 25 М.
Xilinx ILA  Demo using Vivado 2020, Vitis, and Avnet Minized rev1
23:03
Machine Learning on FPGAs: Circuit Architecture and FPGA Implementation
10:59
Marco Winzker (Professor)
Рет қаралды 44 М.
Try this prank with your friends 😂 @karina-kola
00:18
Andrey Grechka
Рет қаралды 9 МЛН