A really descriptive video on how to write verilog codes... Even a beginner like me was able to understand what lies in this intriguing topic in a single go!
@faisalkashif20114 жыл бұрын
A topic at the core of digital circuit design, covered by an expert of the field.
@riyakhera56654 ай бұрын
Outstanding presentation. Never seen such a good projection of a topic.🙌
@RenzymEducation3 ай бұрын
Thanks a ton
@return2Quran4 жыл бұрын
Much needed short course. Thank you.
@mdomarfaruque493 Жыл бұрын
You did an amazing job brother.Jazakallah
@RenzymEducation10 ай бұрын
Thanks a lot
@sridevia48193 жыл бұрын
Thank you so much sir for this wonderful basic video which helps a lot for beginners like me
@swetathanu82534 ай бұрын
thanks sir. A clear and best video for Verilog and more
@RenzymEducation3 ай бұрын
You are most welcome
@matindarakhshАй бұрын
that's all i needed thank you!
@williesolomon6143 жыл бұрын
Very impressive tutorial. Thank you for sharing this to us..
@aleXelaMec Жыл бұрын
Thanks for a great video. Was very useful for me!! If youll have more, it would be great. You are explaining very good. Maybe come more complex example. (In english)
@RenzymEducation Жыл бұрын
A little bit complex design example (in English) is that of a small processor kzbin.info/www/bejne/fnTden5pZ5eDsNk
@aleXelaMec Жыл бұрын
@@RenzymEducation too many steps ) but ill check. Thanks
@sharathrajm76633 жыл бұрын
A heartful thanks to ur work
@MuhammadIrfan-ox4ud2 жыл бұрын
May I please get this ppt, for teaching purpose? Thanks a lot.
@saidulsayem91932 жыл бұрын
Thank You !!
@RenzymEducation2 жыл бұрын
You're welcome!
@ayrtontv60252 жыл бұрын
Wow this was so helpful thank you so much
@kashifshah31833 жыл бұрын
Excellent video
@jaysingh60662 жыл бұрын
paji tusi great ho, nice video. please make video in punjabi on Intel Altera FPGA also, thanks !!
@RenzymEducation Жыл бұрын
Meri punjabi koi inni changi nai
@1800haseeb3 жыл бұрын
Sir kindly give 1 session on VHDL as well like if we know Verilog how we can do programming in VHDL as well. I tried to understand it but its bit different and there are some differences which I am not able to understand in perspective of Verilog. Like this session if you can give VHDL session as well it will be great. Thank you so much
@MCCreativeLegends2 жыл бұрын
Thank you so much 👏
@saurabhr9017Ай бұрын
Well I will be Honest it's not for absolute beginners, rest he is doing well
@christonfredrick3 жыл бұрын
At 8:30 , when the enable signal is on the rising edge, the output shouldn’t 4 also be coming as output? Or does the output starts in the falling edge of the enable signal?
@RenzymEducation3 жыл бұрын
Enable is probably drawn a bit wider on slide than it should have been. It was supposed to start rising after rising edge was passed and is sampled at next rising edge. That's why output starts at next rising edge.
@christonfredrick3 жыл бұрын
@@RenzymEducation Thanks for the clarification!
@SMITPATEL-px7um3 жыл бұрын
hello ! can you please provide me reference code for amba ahb lite protocol for my research purposes thanks !
@thomasmccluskey22172 жыл бұрын
Hi, thank you for the informative video! Would you be able to provide the entire code for the state machine please?
@RenzymEducation2 жыл бұрын
I have added a Solutions folder with the slides link (tinyurl.com/verilog-slides ) that has FIFO and state machine code
@thomasmccluskey22172 жыл бұрын
@@RenzymEducation Thank you!
@jsbadhon Жыл бұрын
@@RenzymEducation sir this url is not working
@RenzymEducation Жыл бұрын
@@jsbadhon Try now
@marwanal-yoonus280 Жыл бұрын
Dear Sir Thank you very much for this helpful video Please, I try to write the following Verilog code in Vivado, the synthesis process is OK but when I want to implement it an error signal appear !! module Tog_not (hsync, EOL, q); input hsync, EOL; output reg q; always @ (posedge hsync) begin q
@snezestudiesandbeauties5815 Жыл бұрын
You are not mention clk as a input
@marwanal-yoonus280 Жыл бұрын
@@snezestudiesandbeauties5815 Thank you very much for your answer.
@Adilamjad4 жыл бұрын
Good lecture!!
@vikramadityatechchannel81183 жыл бұрын
sir do you have sdr transmitter code
@PC-pw7hv2 жыл бұрын
If you got SDR code. pls share
@oatsthedog Жыл бұрын
Okay but how do you download verilog? Where does it take place?
@RenzymEducation Жыл бұрын
There is a link to install iverilog (its also there in video description) kzbin.info/www/bejne/j2HFf4mJqb-ioZY
@joecox99582 жыл бұрын
your sound echo not very clear, do you use speaker phone?
@RenzymEducation2 жыл бұрын
It was recorded using laptop's mic during covid days
@animeshsrivastava50674 жыл бұрын
Please can you design a course on System Verilog and verification through it via UVM? It's not available fully anywhere and may help us a lot.
@RenzymEducation4 жыл бұрын
It might take a while as I haven't used system verilog
@animeshsrivastava50674 жыл бұрын
@@RenzymEducation Thank you so much for the reply. Additionally, please can I request for verification through Verilog videos. In general, the linear test benches are not considered for complicated circuits and other TBs are also present. It'll be great if you can guide on this topic.
@editz3420 Жыл бұрын
Bro mouth lo mouth lo matladukuntu evariki ayyiddi bro
@RenzymEducation Жыл бұрын
Couldn't get it. Is it Tamil language?
@sindhujasindhu633710 ай бұрын
If your an Pakistan. How do u guess that it might be a tamil language
@sindhujasindhu633710 ай бұрын
It's not tamil
@kunchemanikanthaswamy11062 жыл бұрын
Voice clarty is not good
@FlorencioButler-v4y3 ай бұрын
Rodriguez Lane
@VincentWiderski-x5b3 ай бұрын
Josephine Tunnel
@santoshsuggu49112 жыл бұрын
I need professor number ,i want A2A class
@unixux9 ай бұрын
Omg bro can I buy you a mic ?
@RenzymEducation9 ай бұрын
Thanks. That would be great ;)
@kunchemanikanthaswamy11062 жыл бұрын
Resonud occured
@EugeneWilliamson-l6q3 ай бұрын
Skye Manors
@edmundhumenberger52553 жыл бұрын
Please get a better microphone!!!!
@Vilasmusical Жыл бұрын
not a good explanation
@RenzymEducation Жыл бұрын
Thanks for your feedback. Did you dislike the general way of teaching, the material covered or some other technical issues like voice quality (which I know is not good)?