Nice lecture! Looking forward to one on DFE and TX Equalization techniques.
@analoglayoutdesign23424 жыл бұрын
Thanks for the feedback.Sure will post them as well
@張鈞堯-h4m4 жыл бұрын
Agree !!!
@sivaiahnaali4593 жыл бұрын
Good contet in lecture sir and we'll explained👍. If possible please provide more videos on high speed serial links.
@meghachandargi68053 жыл бұрын
Thank u sir for the wonderful content!!!
@smuchini3 жыл бұрын
Great lecture with clear examples. Can you share the part2 of this topic pls? Thanks.
@analoglayoutdesign23423 жыл бұрын
Thanks Sanjay for the feedback. I will record part2..need little time.
@lilwiterose3 жыл бұрын
You are awesome!! You make great content to learn from. Easy concepts and examples. Thanks a lot!
@xuli34003 жыл бұрын
Thank you Sir for the lecture! It is very helpful. Just wondering if there is a plan to teach the part2 in the outline (inverter input and output parasitic capacitance, and propagation delay)
@analoglayoutdesign23423 жыл бұрын
Yes plan is there for part 2. Inverter parasitics..
@veereshj19164 жыл бұрын
Hi thanks to your videos...can you please make videos on EM/IR and how to calculate it, antenna, lod, sti topics.
@analoglayoutdesign23424 жыл бұрын
sure...EM/IR and Crosstalk and line delay will be first few.....
@goldeneye111ful Жыл бұрын
Thickness is dependent on the metal stack options for that particular node..as we go to lower geometry process ..thickness also has to decrease..
@analoglayoutdesign2342 Жыл бұрын
That’s what .. thickness will also reduce but comparable to distance between the metal lines.. Hope you got what I meant
@anusharao75004 жыл бұрын
You have explained about parasitics calculations but can you please explain me how it effects that signal? and how that leads to circuit degradation?
@analoglayoutdesign23424 жыл бұрын
Yes.. will prepare one more video to add all delays and how maximum speed of operation gets affected
@gotoysuresh Жыл бұрын
Thank you for good lecture sir! I have one question on parasitic resistance. As you know resistance increases with frequency due to skindepth. For SERDES, operates are in GHz range, don't you think per sqaure sheet resistance is under estimate of parasitic resistance ? Would this be significantly higher ?
@analoglayoutdesign2342 Жыл бұрын
True… resistance due to skin effect needs to calculated…
@sunkarasaigoutham4 жыл бұрын
Also waiting for your sub 1V BGR video :)
@bhavanireddy11524 жыл бұрын
Please make a video on ADC PROJECT ????? ND MORE VIDEOS ON FINFET ????
@analoglayoutdesign23424 жыл бұрын
yes...ADC DAC is pending..will do that...but FinFet will come before that...
@bhavanireddy11524 жыл бұрын
Thankyou
@jhansilakshmi804 жыл бұрын
Hi Please provide video on ring oscillator waiting for current mirror part2 andsub 1V BGR
@analoglayoutdesign23424 жыл бұрын
Sure...will take little time..little busy with work...but will surely upload..
@shwetakundgol64684 жыл бұрын
Hi sir When you'll post matching techniques and op amp operation videos
@analoglayoutdesign23424 жыл бұрын
I will post for 5 transistor OTA...will that help? Which one are you looking at?
@shwetakundgol64684 жыл бұрын
@@analoglayoutdesign2342 I was looking for part 2 of current mirrors video which you posted. I'm also looking for opamp design and operation
@analoglayoutdesign23424 жыл бұрын
@@shwetakundgol6468 ok will post it
@shwetakundgol64684 жыл бұрын
@@analoglayoutdesign2342 ok thank you
@sunkarasaigoutham4 жыл бұрын
Hi Jay, May I know which company you work for? Thanks, Sai.
@hemantpise34144 жыл бұрын
can you give me the classification about 2nd order effect and short channel effect
@hemantpise34144 жыл бұрын
because when search in both showing same effect
@analoglayoutdesign23424 жыл бұрын
yes...will upload videos
@hemantpise34144 жыл бұрын
Thank you , but make as early as possible
@analoglayoutdesign23424 жыл бұрын
@@hemantpise3414 sure
@Nandamashok4 жыл бұрын
scripting languages videos for vlsi
@alterguy43274 жыл бұрын
Any scripting language works fir VLSI. You should have a strong base on REGEX and File handling etc