No video

Clock gating technique in VLSI | Integrated Clock Gating (ICG) | Latch Based Clock Gating |

  Рет қаралды 14,470

Electronicspedia

Electronicspedia

Күн бұрын

Пікірлер: 18
@Electronicspedia
@Electronicspedia 2 жыл бұрын
Please Like, Share and Subscribe to my channel kzbin.info/door/3mTACG8vPWsHQFMfxzeDZg
@ahyungrocks5509
@ahyungrocks5509 6 ай бұрын
Great easy to follow series!
@tarunkohli8047
@tarunkohli8047 2 жыл бұрын
Very good content and explanation, thanks 😊
@Electronicspedia
@Electronicspedia 2 жыл бұрын
Glad you liked it 😊
@Rajat0607
@Rajat0607 Жыл бұрын
Hello, your videos are very informative and useful. Do you provide any sort of formal online RTL training also ?
@Electronicspedia
@Electronicspedia Жыл бұрын
Thank you Rajat, Glad you like the videos. I do not have any online RTL training.
@SangNguyen-un8ni
@SangNguyen-un8ni 9 ай бұрын
In the STA nano book, I have seen a report that startpoint is UFF and endpoint is UAND. So when should we use ICG and when should we use only AND gates?
@saagr2416
@saagr2416 Жыл бұрын
I didn't understand why Neg edge latch is chosen, it will work with Pos Edge latch as well right!
@AyushSharma-ix6cj
@AyushSharma-ix6cj 2 жыл бұрын
I think in the SystemVerilog code it should be if(clk) instead of if (~clk). This is because we're trying to infer a positive level triggered latch which is transparent during positive level and hence samples the input on the negative going edge.
@Electronicspedia
@Electronicspedia 2 жыл бұрын
Hi Ayush, No we should be sampling on the negative level triggered latch. Then only we ensure that enable signal is low when we AND with clk in subsequent AND gate
@AyushSharma-ix6cj
@AyushSharma-ix6cj 2 жыл бұрын
@@Electronicspedia okay sir got it thanks👍
@rohanyadala9096
@rohanyadala9096 Жыл бұрын
Very nice...
@saizenki
@saizenki Жыл бұрын
for SV we can use always_latch, right?
@chaitanyakunda8583
@chaitanyakunda8583 9 ай бұрын
so from your example, what if the en signal is high in the mid of when clk is low? it will still cut the clock pulse right? I think you should be using ff instead of latch!
@Electronicspedia
@Electronicspedia 9 ай бұрын
En signal is latched only when clock is low going to the latch, but at that time subsequent and gate won't propagate it to output as the clock is low.
@ksandeepkumarreddy5263
@ksandeepkumarreddy5263 Жыл бұрын
Why can't we use flip flops instead of latches
@Electronicspedia
@Electronicspedia Жыл бұрын
Latches are level triggered. So they wil be working as long as they levels are high or low depending on active low or active high triggered. If you use the Flip flop then you can sample the data input only on the clock edge.
@elspaghete9069
@elspaghete9069 14 күн бұрын
​@@ElectronicspediaGreat video very helpful for my digital electronic systems exam. Just one question. If we replace the latch with a D flip flop and we sample on the positive edge but with an inverted clock, is the same?
Clock Gating | Integrated Clock Gating cell
12:20
Jairam Gouda
Рет қаралды 31 М.
Люблю детей 💕💕💕🥰 #aminkavitaminka #aminokka #miminka #дети
00:24
Аминка Витаминка
Рет қаралды 532 М.
Latch based clock gating technique and introduction to ICG
8:09
VLSI System Design
Рет қаралды 32 М.
FPGA ( Field Programmable Gate Array ) - Simplified | Circuit | VLSI KTU
10:49
THE BACKBENCH ENGINEERING COMMUNITY
Рет қаралды 47 М.
How reset synchronizers resolves reset deassertion
11:13
VLSI System Design
Рет қаралды 34 М.
Clock Buffer vs Normal Buffer | VLSI Physical Design
6:06
Empowering PHYSICAL DESIGN🤩
Рет қаралды 1 М.
Люблю детей 💕💕💕🥰 #aminkavitaminka #aminokka #miminka #дети
00:24
Аминка Витаминка
Рет қаралды 532 М.